• Contact

  • Newsletter

  • About us

  • Delivery options

  • Prospero Book Market Podcast

  • News

  • Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC
      • GET 20% OFF

      • The discount is only available for 'Alert of Favourite Topics' newsletter recipients.
      • Publisher's listprice GBP 120.00
      • The price is estimated because at the time of ordering we do not know what conversion rates will apply to HUF / product currency when the book arrives. In case HUF is weaker, the price increases slightly, in case HUF is stronger, the price goes lower slightly.

        60 732 Ft (57 840 Ft + 5% VAT)
      • Discount 20% (cc. 12 146 Ft off)
      • Discounted price 48 586 Ft (46 272 Ft + 5% VAT)

    60 732 Ft

    db

    Availability

    Estimated delivery time: In stock at the publisher, but not at Prospero's office. Delivery time approx. 3-5 weeks.
    Not in stock at Prospero.

    Why don't you give exact delivery time?

    Delivery time is estimated on our previous experiences. We give estimations only, because we order from outside Hungary, and the delivery time mainly depends on how quickly the publisher supplies the book. Faster or slower deliveries both happen, but we do our best to supply as quickly as possible.

    Short description:

    Written by leading experts in the field, Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC comprehensively examines the current state-of-the-art and future trends in multiprocessor system-on-chip (MPSoC), in particular network-on-chip (NoC) design.

    More

    Long description:

    Streamlined Design Solutions Specifically for NoC
    To solve critical network-on-chip (NoC) architecture and design problems related to structure, performance and modularity, engineers generally rely on guidance from the abundance of literature about better-understood system-level interconnection networks. However, on-chip networks present several distinct challenges that require novel and specialized solutions not found in the tried-and-true system-level techniques.


    A Balanced Analysis of NoC Architecture
    As the first detailed description of the commercial Spidergon STNoC architecture, Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC examines the highly regarded, cost-cutting technology that is set to replace well-known shared bus architectures, such as STBus, for demanding multiprocessor system-on-chip (SoC) applications. Employing a balanced, well-organized structure, simple teaching methods, numerous illustrations, and easy-to-understand examples, the authors explain:




    • how the SoC and NoC technology works

    • why developers designed it the way they did

    • the system-level design methodology and tools used to configure the Spidergon STNoC architecture

    • differences in cost structure between NoCs and system-level networks



    From professionals in computer sciences, electrical engineering, and other related fields, to semiconductor vendors and investors ? all readers will appreciate the encyclopedic treatment of background NoC information ranging from CMPs to the basics of interconnection networks. The text introduces innovative system-level design methodology and tools for efficient design space exploration and topology selection. It also provides a wealth of key theoretical and practical MPSoC and NoC topics, such as technological deep sub-micron effects, homogeneous and heterogeneous processor architectures, multicore SoC, interconnect processing units, generic NoC components, and embeddings of common communication patterns.

    More

    Table of Contents:

    Towards Multicores: Technology and Software Complexity. On-Chip Bus vs Network-on-Chip. NoC Topology. The Spidergon STNoC. SoC and NoC Design Methodology and Tools. Conclusions and Future Work.

    More
    Recently viewed
    previous
    20% %discount
    Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC

    Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC

    Coppola, Marcello; Grammatikakis, Miltos D.; Locatelli, Riccardo; Maruccia, Giuseppe; Pieralisi, Lorenzo;

    60 732 HUF

    48 586 HUF

    20% %discount
    Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC

    Using Excel in the Classroom

    Summerville, Jennifer B.; Morrow, Jean; Howell, Dusti D.;

    9 610 HUF

    7 689 HUF

    20% %discount
    Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC

    Performance Evaluation and Benchmarking of Intelligent Systems

    Madhavan, Raj; Tunstel, Edward; Messina, Elena; (ed.)

    68 079 HUF

    54 463 HUF

    20% %discount
    Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC

    Functional Imaging and Modeling of the Heart: First International Workshop, FIMH 2001, Helsinki, Finland, November 15-16, 2001, Proceedings

    Katila, Toivo; Magnin, Isabelle E.; Clarysse, Patrick; Montagnat, Johan; Nenonen, Jukka; (ed.)

    22 690 HUF

    18 152 HUF

    next